DocumentCode :
3379397
Title :
High-parallel LDPC decoder with power gating design
Author :
Cui, Ying ; Peng, Xiao ; Jin, Yu ; Liu, Peilin ; Kimura, Shinji ; Goto, Satoshi
Author_Institution :
Grad. Sch. of Inf., Production & Syst., Waseda Univ., Kitakyushu, Japan
fYear :
2011
fDate :
25-28 Oct. 2011
Firstpage :
21
Lastpage :
24
Abstract :
Leakage power is growing comparable to dynamic power dissipation as a result of technology trends, and thus it has become an important issue in low-power circuit design. As a popular technique for standby power reduction, power gating is applied to high-parallel LDPC decoder for WiMAX standard. The clustered-block processing engine (CBPE) array are divided into 9 power domains, and they are switched on or off according to different code lengths of LDPC code defined in WiMAX standard. As CBPE array occupies about 70% of the decoder system, the dedicated power gating strategy is very effective in shorter code length case since more power domains can be switched off. At shortest code length, power gating design brings about 55% power reduction compared to that of longest code length.
Keywords :
WiMax; decoding; low-power electronics; parity check codes; power supplies to apparatus; WiMAX standard; clustered-block processing engine array; code length; decoder system; high-parallel LDPC decoder; power domain; power gating design; power gating strategy; power reduction; standby power reduction;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2011 IEEE 9th International Conference on
Conference_Location :
Xiamen
ISSN :
2162-7541
Print_ISBN :
978-1-61284-192-2
Electronic_ISBN :
2162-7541
Type :
conf
DOI :
10.1109/ASICON.2011.6157112
Filename :
6157112
Link To Document :
بازگشت