• DocumentCode
    3379893
  • Title

    VLSI routing methodology for quadrupole metal sea-of-cells design

  • Author

    Chen, Howard H. ; Wong, C.K.

  • Author_Institution
    IBM Res. Div., Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
  • fYear
    1991
  • fDate
    22-24 May 1991
  • Firstpage
    177
  • Lastpage
    181
  • Abstract
    The authors present a general sea-of-cells routing methodology for the most advanced VLSI technology today, where four layers of metal are available for signal interconnection. As routing channels are defined over the cells, the entire chip can be fully populated with circuit cells. The routing process starts with multi-layer global routing, followed by vertical line packing and horizontal channel routing. The global wires are converted to pseudo pins in the vertical channel, and horizontal channels are completed by using a novel four-layer channel router
  • Keywords
    VLSI; circuit layout CAD; network routing; VLSI routing methodology; four-layer channel router; horizontal channel routing; multi-layer global routing; pseudo pins; quadrupole metal sea-of-cells design; vertical channel; vertical line packing; Channel capacity; Chip scale packaging; Integrated circuit interconnections; Pins; Routing; Very large scale integration; Wires; Wiring;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    VLSI Technology, Systems, and Applications, 1991. Proceedings of Technical Papers, 1991 International Symposium on
  • Conference_Location
    Taipei
  • ISSN
    1524-766X
  • Print_ISBN
    0-7803-0036-X
  • Type

    conf

  • DOI
    10.1109/VTSA.1991.246687
  • Filename
    246687