Title :
3D integration technology and reliability
Author :
Koyanagi, Mitsumasa
Author_Institution :
New Ind. Creation Hatchery Center (NICHe), Tohoku Univ., Sendai, Japan
Abstract :
Three-dimensional (3D) integration technologies including a new 3D heterogeneous integration of super-chip are described. In addition, reliability issues in these 3D LSIs such as mechanical stresses induced by through-silicon vias (TSVs) and metal microbumps and Cu contamination in thinned wafers are discussed. Cu TSVs with the diameter of 20μm induced the maximum compressive stress of ~1 GPa at the silicon substrate adjacent to them after annealed at 300°C for 30 min. Mechanical strain/stress and crystal defects were produced in extremely thin wafers (thickness ~10μm) of 3D LSIs not only during wafer thinning, but also after wafer bonding using fine-pitch, high-density metal microbumps and curing. The influence of Cu contamination at the back surface of the thinned wafer has been evaluated by C-t analysis. C-t curves measured in MOS capacitors without IG layer and EG layer were seriously degraded after annealing even at 200°C whereas the C-t curves exhibited only a little change even after annealing up to 350 min at 300°C. It was revealed that the generation lifetime of minority carrier is significantly reduced by the Cu contamination.
Keywords :
integrated circuit reliability; three-dimensional integrated circuits; wafer bonding; 3D LSI; 3D heterogeneous integration; 3D integration technology; curing; metal microbump; reliability; super-chip; thin wafer; through-silicon vias; tree-dimensional integration technology; wafer bonding; wafer thinning; Bonding; Copper; Silicon; Stress; Substrates; Three dimensional displays; 3D LSI; Cu contamination; Mechanical stress; Microbump; TSV;
Conference_Titel :
Reliability Physics Symposium (IRPS), 2011 IEEE International
Conference_Location :
Monterey, CA
Print_ISBN :
978-1-4244-9113-1
Electronic_ISBN :
1541-7026
DOI :
10.1109/IRPS.2011.5784496