DocumentCode :
3380330
Title :
A high performance and low cost video processing SoC for digital HDTV systems
Author :
Liu, Longjun ; Sun, Hongbin ; Zhao, Wenzhe ; Hou, Zuoxun ; Xin, Jingmin ; Zheng, Nanning
Author_Institution :
Sch. of Electron. & Inf. Eng., Xi´´an Jiaotong Univ., Xi´´an, China
fYear :
2011
fDate :
25-28 Oct. 2011
Firstpage :
188
Lastpage :
191
Abstract :
This paper proposes a video processing SoC for Flat Panel Displays and describes the employed video processing algorithms. Three key techniques integrated in the proposed chip are introduced, including spatio-temporal adaptive TV decoder, square-nonlinear interpolation scaler and efficient memory controller. The overall video processing architecture is fabricated at 0.18um CMOS technology node, and the IC is extensively evaluated in a prototype HDTV Set. The proposed SoC chip can well supports both SDTV and HDTV signals, while providing high quality images.
Keywords :
adaptive decoding; digital television; high definition television; interpolation; system-on-chip; video signal processing; CMOS technology node; digital HDTV systems; efficient memory controller; flat panel displays; low cost video processing SoC; spatio-temporal adaptive TV decoder; square-nonlinear interpolation scaler; video processing architecture; Equations; HDTV; SDRAM;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2011 IEEE 9th International Conference on
Conference_Location :
Xiamen
ISSN :
2162-7541
Print_ISBN :
978-1-61284-192-2
Electronic_ISBN :
2162-7541
Type :
conf
DOI :
10.1109/ASICON.2011.6157153
Filename :
6157153
Link To Document :
بازگشت