Title :
A novel two quadrant MOS translinear Squarer-divider cell
Author :
De la Cruz Blas, Carlos A. ; Lopez, Antonio
Author_Institution :
Dept. of Electr. Eng., Public Univ. of Navarre, Pamplona
fDate :
Aug. 31 2008-Sept. 3 2008
Abstract :
A novel two quadrant low-voltage current-mode squarer/divider circuit is presented. The circuit is based on a CMOS translinear loop using a novel biasing scheme that allows class-AB operation. Owing to this fact the circuit can drive current signals in two quadrants. The proposed cell can operate properly with supply voltages as low as VGS +2V DSsat and efficient power consumption. Measurement results from a fabricated prototype in a 0.8 mum CMOS technology occupying an area of 100 mum times 70 mum, demonstrate the correct operation of the circuit with a supply voltage of 1.5 V and a power consumption of 150 muW.
Keywords :
CMOS analogue integrated circuits; MOSFET; current-mode circuits; dividing circuits; CMOS translinear loop; biasing scheme; class-AB operation; efficient power consumption; power 150 muW; quadrant MOS translinear squarer-divider cell; quadrant low-voltage current-mode squarer-divider circuit; size 0.8 mum; voltage 1.5 V; Area measurement; CMOS technology; Current mode circuits; Energy consumption; Feedback loop; Low voltage; MOSFETs; Power measurement; Prototypes; Semiconductor device measurement;
Conference_Titel :
Electronics, Circuits and Systems, 2008. ICECS 2008. 15th IEEE International Conference on
Conference_Location :
St. Julien´s
Print_ISBN :
978-1-4244-2181-7
Electronic_ISBN :
978-1-4244-2182-4
DOI :
10.1109/ICECS.2008.4674777