Title :
VLSI interconnect delay analysis method for ramp input signal
Author :
Mihara, N. ; Suzuki, Goro
Author_Institution :
Univ. of Kitakyushu, Kitakyushu, Japan
Abstract :
Many methods for VLSI interconnect delay analysis based on the transfer function have been developed instead of differential equation base circuit analysis. This paper proposes transfer function base method named DPW. DPW employs conventional Weibull distribution method, but we modified it to cope with ramp form driver output signal calculated by popular effective capacitance base gate modeler. This proposal method yields very high accuracy compared with conventional Weibull distribution method. Experimental results are presented using industrial VLSI design data.
Keywords :
VLSI; Weibull distribution; differential equations; integrated circuit interconnections; transfer functions; VLSI interconnect delay analysis; Weibull distribution; differential equation base circuit analysis; ramp input signal; transfer function; Video recording;
Conference_Titel :
ASIC (ASICON), 2011 IEEE 9th International Conference on
Conference_Location :
Xiamen
Print_ISBN :
978-1-61284-192-2
Electronic_ISBN :
2162-7541
DOI :
10.1109/ASICON.2011.6157187