DocumentCode :
3381344
Title :
A test approach of combining partial scan with functional testing for high performance processors
Author :
Li, Quanquan ; Gao, Yingke ; Zhang, Tiejun ; Hou, Chaohuan
Author_Institution :
Digital Syst. Integration Lab., Inst. of Acoust., Beijing, China
fYear :
2011
fDate :
25-28 Oct. 2011
Firstpage :
381
Lastpage :
384
Abstract :
In structural test approach, the design performance would be decreased when the flip-flops in the critical timing paths are replaced with scannable equivalents. For high performance processors design, it could not meet the timing requirement. This paper presents an approach based on the combination of partial scan with functional testing for high performance processors. In this approach, the faults in the critical timing path of design are detected by functional tests, and the rest are detected by partial scan tests. It has no influence on the design performance and can reach high fault coverage. Experimental results of the SuperV DSP show that the fault coverage can reach 98.85%, achieving the goal of the manufacturing testing.
Keywords :
circuit testing; digital signal processing chips; fault diagnosis; flip-flops; flip-flops; functional testing; high fault coverage; high performance processors; manufacturing testing; microprocessor; partial scan tests; super V DSP; Circuit faults; Registers; critical timing path; fault coverage; functional testing; partial scan;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2011 IEEE 9th International Conference on
Conference_Location :
Xiamen
ISSN :
2162-7541
Print_ISBN :
978-1-61284-192-2
Electronic_ISBN :
2162-7541
Type :
conf
DOI :
10.1109/ASICON.2011.6157201
Filename :
6157201
Link To Document :
بازگشت