DocumentCode :
3381506
Title :
Design guidelines for high-speed Transmission-gate latches: Analysis and comparison
Author :
Palumbo, Gaetano ; Pennisi, Melita
Author_Institution :
Dipt. di Ing. Elettr., Elettron. e dei Sist., Univ. of Catania, Catania
fYear :
2008
fDate :
Aug. 31 2008-Sept. 3 2008
Firstpage :
145
Lastpage :
148
Abstract :
In this paper we present a pencil-and-paper procedure to design transmission-gate latches for high-speed performance. The procedure, based on the Logical Effort approach, independently optimizes the master and slave section to get minimum delay, sizing all transistors in the critical path. The other devices, like keeper transistors or switches in the positive feedback networks, are sized with minimum width thus providing only a negligible capacitive load to the internal nodes. Simulations are performed on a PowerPC 603 master-slave latch designed with a 90-nm technology provided by STMicroelectronics, and the overall good performance of the proposed procedure compared to other design strategies is verified.
Keywords :
flip-flops; PowerPC 603 master-slave latch designed; STMicroelectronics; design guidelines; high-speed transmission-gate latches; keeper switches; keeper transistors; logical effort approach; pencil-and-paper procedure; positive feedback networks; size 90 nm; Circuits; Clocks; Delay; Feedback; Flip-flops; Guidelines; Latches; Master-slave; Performance analysis; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2008. ICECS 2008. 15th IEEE International Conference on
Conference_Location :
St. Julien´s
Print_ISBN :
978-1-4244-2181-7
Electronic_ISBN :
978-1-4244-2182-4
Type :
conf
DOI :
10.1109/ICECS.2008.4674812
Filename :
4674812
Link To Document :
بازگشت