DocumentCode :
3381661
Title :
Equalization tuning and system validation on cascaded re-drivers for 6Gbps storage applications
Author :
Xinjun Zhang ; Ming Wei ; Weifeng Shu ; Yinglei Ren
Author_Institution :
CPD, Intel Asia Pacific R&D Ltd., Shanghai, China
fYear :
2015
fDate :
26-29 May 2015
Firstpage :
677
Lastpage :
680
Abstract :
Equalization (EQ) tuning methodology and system validation strategy on cascaded re-drivers for 6Gbps SAS and SATA application are discussed in this paper. DOE (Design of Experiment) is applied in the EQ tuning process on the TX link for SATA Gen3 applications and on the RX link for these applications that the eye diagram inside the host silicon can be accessed. Eye diagram measurements are the primary choice of designers to know the design margin. For these designs whose eye diagram are not available, BER (Bit Error Rate) test has to be applied although it can´t tell any design margin information with a positive BER report. It is a good practice to do BER test under four corners (high, low voltage and high, low temperature) and skew´ed silicon, a pass BER report in these corner cases can provide additional confidence on the system.
Keywords :
device drivers; equalisers; hard discs; printed circuits; DOE; cascaded redriver; design of experiment; equalization tuning; eye diagram measurements; storage applications; system validation strategy; Bit error rate; Receivers; Silicon; Synthetic aperture sonar; System validation; Transmitters; Tuning;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electromagnetic Compatibility (APEMC), 2015 Asia-Pacific Symposium on
Conference_Location :
Taipei
Print_ISBN :
978-1-4799-6668-4
Type :
conf
DOI :
10.1109/APEMC.2015.7175239
Filename :
7175239
Link To Document :
بازگشت