Title :
VLSI implementation of high-speed low power decimation filter for LTE sigma-delta A/D converter application
Author :
Li, Jing ; Li, Ran ; Yi, Ting ; Hong, Zhiliang ; Liu, Bill Yang
Author_Institution :
State Key-Lab. of ASIC & Syst., Fudan Univ., Shanghai, China
Abstract :
A high-speed low power decimation filter, as a part of a broadband and high resolution sigma-delta A/D converter, is implemented in SMIC 130nm 1P8M CMOS technology. The decimation filter consists of a comb filter and two half-band filters (HBF). Its power consumption is reduced by adopting poly-phase decomposition technique, multiplierless filter architecture and hardware reusage. With a 500MHz sampling frequency, the decimation filter achieves a signal-to-noise ratio of 63.6dB over 20MHz signal bandwidth, while dissipating 4.8mW and occupying an area of 0.12 mm2.
Keywords :
CMOS integrated circuits; Long Term Evolution; digital filters; low-power electronics; sigma-delta modulation; LTE sigma-delta converter; SMIC 1P8M CMOS technology; VLSI implementation; analog-digital converter; comb filter; half band filter; high speed low power decimation filter; multiplierless filter; polyphase decomposition technique; power 4.8 mW; size 130 nm; Computer languages; Computers;
Conference_Titel :
ASIC (ASICON), 2011 IEEE 9th International Conference on
Conference_Location :
Xiamen
Print_ISBN :
978-1-61284-192-2
Electronic_ISBN :
2162-7541
DOI :
10.1109/ASICON.2011.6157219