Title :
A sample-and-hold circuit for 10-bit 100MS/s pipelined ADC
Author :
Wang, Haitao ; Hong, Hui ; Sun, Lingling ; Yu, Zhiping
Author_Institution :
Key Lab. for RF Circuits & Syst. of Minist. of Educ., Hangzhou Dianzi Univ., Hangzhou, China
Abstract :
In this paper a fully differential sample-and-hold (S/H) circuit for the pipelined analog-to-digital converter (ADC) was presented. The S/H circuit is based on capacitor flip-around S/H architecture with gain-boosted differential folded cascode operational transconductance amplifier (OTA), which can achieve high DC gain and large bandwidth. Bootstrapped switch and bottom plate sampling techniques are used to reduce the nonlinear distortion. The entire S/H circuit was designed in CSMC 1.8V/3.3V 0.18μm 1P6M CMOS technology. Simulation results show the S/H circuit achieves SNDR of 84dB, ENOB of 13.7, THD of -85dB, and SFDR of 85.4dB at the input frequency 9.86328125M Hz, which is suitable for a 10bit 100MS/s pipelined ADC.
Keywords :
CMOS logic circuits; analogue-digital conversion; logic design; operational amplifiers; pipeline arithmetic; sample and hold circuits; 1P6M CMOS technology; S/H circuit; bootstrapped switch; bottom plate sampling techniques; capacitor flip-around S/H architecture; fully differential sample-and-hold circuit; gain-boosted differential folded cascode operational transconductance amplifier; nonlinear distortion; pipelined ADC; pipelined analog-to-digital converter; size 0.18 mum; voltage 1.8 V; voltage 3.3 V; word length 10 bit; Distortion measurement; Switches; Switching circuits; Transistors;
Conference_Titel :
ASIC (ASICON), 2011 IEEE 9th International Conference on
Conference_Location :
Xiamen
Print_ISBN :
978-1-61284-192-2
Electronic_ISBN :
2162-7541
DOI :
10.1109/ASICON.2011.6157226