DocumentCode :
3381968
Title :
Energy efficient ADC design with low voltage operation
Author :
Matsuzawa, Akira
Author_Institution :
Dept. of Phys. Electron., Tokyo Inst. of Technol., Tokyo, Japan
fYear :
2011
fDate :
25-28 Oct. 2011
Firstpage :
508
Lastpage :
511
Abstract :
This paper discusses energy efficient ADC design with low voltage operation. In SAR ADCs, the energy consumption stays constant in the S&H circuit and increases in the comparator with supply voltage, VDD. However, the energy consumed by the logic gates can be reduced using low VDD. Thus, the optimum VDD which minimizes the total energy consumption in SAR ADCs can be found. In flash ADCs, the ENOB is mainly determined by mismatch voltages of the comparators and the energy consumption can be reduced by using lower VDD; however, it also reduces conversion frequency. Thus, we proposed FoM delay product (FD product) that offers the balance between the energy consumption and conversion speed. The optimum VDD that minimizes FD product can be found. A 0.5 V 5-bit 600 MSps flash ADC has been developed and demonstrated the usefulness of reducing VDD to decrease the energy consumption without serious degradation of the performance.
Keywords :
analogue-digital conversion; comparators (circuits); logic gates; low-power electronics; ENOB; FoM delay product; S&H circuit; SAR ADC; comparator; conversion frequency; energy consumption; energy efficient ADC design; flash ADC; logic gates; low voltage operation; mismatch voltage; voltage 0.5 V; word length 5 bit; DVD;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2011 IEEE 9th International Conference on
Conference_Location :
Xiamen
ISSN :
2162-7541
Print_ISBN :
978-1-61284-192-2
Electronic_ISBN :
2162-7541
Type :
conf
DOI :
10.1109/ASICON.2011.6157233
Filename :
6157233
Link To Document :
بازگشت