DocumentCode :
3382648
Title :
A 1.7Gbps DLL-based Clock Data Recovery in 0.35µm CMOS
Author :
Kim, Sang-Ho ; Park, Hyung-Min ; Kim, Tae-Ho ; Kang, Jin-Ku ; Kim, Jin-Ho ; Lee, Jae-Youl ; Choi, Yoon-Kyung ; Lee, Myunghee
Author_Institution :
Dept. of Electron. Eng., Inha Univ., Incheon, South Korea
fYear :
2010
fDate :
27-29 Sept. 2010
Firstpage :
84
Lastpage :
87
Abstract :
This paper presents a DLL(Delay Locked Loop)-based CDR(Clock Data Recovery) design with nB(n+2)B data formatting scheme. Due to the proposed data formatting scheme, the CDR does not require the external reference clock. The proposed nB(n+2)B data formatting scheme is done by inserting the `01´ pattern in every N-bit data. To prove the feasibility of the scheme, a 1.7Gbps CDR is designed, simulated and fabricated. The proposed CDR achieves less jitter due to the DLL structure. The proposed 1.7Gbps CDR with the 10B12B data formatting consumes approximately 8mA under 3.3V power supply using 0.35μm CMOS process.
Keywords :
CMOS integrated circuits; delay lock loops; jitter; logic design; CDR; CMOS; DLL-based clock data recovery; bit rate 1.7 Gbit/s; current 8 mA; data formatting scheme; delay locked loop; jitter; size 0.35 micron; voltage 3.3 V; Clocks; Delay; Noise; Shape measurement; Silicon; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference (SOCC), 2010 IEEE International
Conference_Location :
Las Vegas, NV
ISSN :
Pending
Print_ISBN :
978-1-4244-6682-5
Type :
conf
DOI :
10.1109/SOCC.2010.5784641
Filename :
5784641
Link To Document :
بازگشت