DocumentCode :
3383152
Title :
On-chip clock network using interconnected and coupled ring oscillators
Author :
Maza, Manuel Salim ; Gonzalez Diaz, O. ; Aranda, Mónico Linares
Author_Institution :
Freescale Semicond. Mexico, Tlaquepaque
fYear :
2008
fDate :
Aug. 31 2008-Sept. 3 2008
Firstpage :
518
Lastpage :
521
Abstract :
All synchronous systems use a clock distribution network covering a large section of the integrated circuit and handling the fastest frequencies of the device. In this work, the performance of interconnected and coupled ring oscillator arrays working as clock distribution networks is analyzed. The use of interconnected three-delay stages rings are proposed even for chip lengths from 4 to 24 mm. Typical 3.3 V AMS 0.35 mum CMOS N-well process parameters were used for the design and fabrication. Experimental results of 16 non-expanded and expanded interconnected ring oscillators agree with simulation.
Keywords :
CMOS integrated circuits; clocks; coupled circuits; oscillators; CMOS n-well process parameters; clock distribution network; coupled ring oscillators; interconnected oscillators; on-chip clock network; size 0.35 micron; voltage 3.3 V; Clocks; Coupling circuits; Fabrication; Frequency; Integrated circuit interconnections; Network-on-a-chip; Power system interconnection; Ring oscillators; Robustness; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2008. ICECS 2008. 15th IEEE International Conference on
Conference_Location :
St. Julien´s
Print_ISBN :
978-1-4244-2181-7
Electronic_ISBN :
978-1-4244-2182-4
Type :
conf
DOI :
10.1109/ICECS.2008.4674904
Filename :
4674904
Link To Document :
بازگشت