DocumentCode :
3383167
Title :
MMSE-QR factorization systolic array design for applications in MIMO signal detections
Author :
Hwang, Yin-Tsung ; Chen, Wei-Da
Author_Institution :
Dept. of Electr. Eng., Nat. Chung Hsing Univ., Taichung, Taiwan
fYear :
2010
fDate :
May 30 2010-June 2 2010
Firstpage :
4181
Lastpage :
4184
Abstract :
Complex-valued QR factorization is a fundamental but computationally intensive operation commonly used in various MIMO signal detection algorithms. In this paper, a novel factorization scheme based on Givens rotations and symmetrical nullification was devised. The proposed scheme successfully integrates the MMSE criterion into factorization and can achieve better BER performance. Instead of working on a complex-valued domain, the scheme starts with a block-wise symmetric real-valued matrix counterpart. By exploiting the symmetrical property, the proposed scheme effectively reduced almost half of the computing complexity. Based on the presented scheme, a novel systolic array design featuring fully parallel and deeply pipelined processing was developed subject to the EWC 802.11n recommendation. Architecture optimization measures such as look-up table (LUT) free CORDIC implementations and hardware sharing among scaling operations were employed to minimize the hardware design complexity. Post layout simulation results using TSMC 0.18μm process indicate the proposed design, with a gate count of 233K and a maximum clock rate of 120 MHz, can admit a new 4×4 complex matrix for MMSE based factorization in every 8 clock cycles (66.7ns).
Keywords :
MIMO communication; digital arithmetic; error statistics; least mean squares methods; matrix algebra; pipeline processing; signal detection; systolic arrays; BER performance; EWC 802.11n recommendation; Givens rotations; LUT free CORDIC implementations; MIMO signal detections; MMSE-QR factorization systolic array design; TSMC process; block-wise symmetric real-valued matrix counterpart; complex-valued QR factorization; computing complexity; frequency 120 MHz; hardware design complexity; look-up table; parallel processing; pipelined processing; post layout simulation; size 0.18 mum; symmetrical nullification; time 66.7 ns; Bit error rate; Clocks; Computer architecture; Hardware; MIMO; Signal design; Signal detection; Symmetric matrices; Systolic arrays; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), Proceedings of 2010 IEEE International Symposium on
Conference_Location :
Paris
Print_ISBN :
978-1-4244-5308-5
Electronic_ISBN :
978-1-4244-5309-2
Type :
conf
DOI :
10.1109/ISCAS.2010.5537597
Filename :
5537597
Link To Document :
بازگشت