Title :
Cumulative embedded memory failure bitmap display & analysis
Author :
Campanelli, N. ; Kerekes, T. ; Bernardi, P. ; Carvalho, M. De ; Panariti, A. ; Reorda, M. Sonza ; Appello, D. ; Barone, M.
Author_Institution :
NplusT Semiconductor Application Center Montecastrilli (TR), Italy
Abstract :
An effective silicon debug and diagnosis process has to be supported by on-chip hardware structures, stimulation equipments and software tools for analysis. In this paper, the characteristics of a software tool for memory failure analysis are presented; this tool takes into account the memory topology and the executed memory test, and returns both syndrome and shape-based failure statistics. Furthermore, it allows the cumulative analysis over many memory cuts inside a die, a wafer or a lot. The results obtained for embedded SRAMs tested using March test algorithms are presented, demonstrating the capability of the tool in underlining manufacturing process weaknesses and systematic constructive marginalities.
Keywords :
Built-in self-test; Failure analysis; Inspection; Memory management; Mirrors; Random access memory; System-on-a-chip;
Conference_Titel :
Design and Diagnostics of Electronic Circuits and Systems (DDECS), 2010 IEEE 13th International Symposium on
Conference_Location :
Vienna
Print_ISBN :
978-1-4244-6612-2
DOI :
10.1109/DDECS.2010.5654683