DocumentCode :
3383424
Title :
A permutation network for configurable and scalable FFT processors
Author :
Chen, Shuai ; Chen, Jialin ; Wang, Kanwen ; Cao, Wei ; Wang, Lingli
Author_Institution :
State Key Lab. of ASIC & Syst., Fudan Univ., Shanghai, China
fYear :
2011
fDate :
25-28 Oct. 2011
Firstpage :
787
Lastpage :
790
Abstract :
In this paper, we propose a permutation network, a key component for configurable and scalable FFT processors, to perform a set of permutations on streaming data. The method presented for constructing such permutation networks applies to permutations that can be represented as linear mappings on the bit representation of data location. The permutation network, consisting of several independent RAM blocks and two interconnection networks, is capable of operating in a pipelined way. To reduce the hardware complexity of permutation network significantly, a streaming architecture is adopted. Simulation is performed to verify the correctness of permutation network and implementation results are given.
Keywords :
fast Fourier transforms; microprocessor chips; random-access storage; signal processing; RAM block; configurable FFT processor; data location; hardware complexity; interconnection network; linear mapping; permutation network; scalable FFT processor; streaming data permutation; Digital video broadcasting; Standards; iterative Cooley-Tukey FFT; permutation network; streaming architecture;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2011 IEEE 9th International Conference on
Conference_Location :
Xiamen
ISSN :
2162-7541
Print_ISBN :
978-1-61284-192-2
Electronic_ISBN :
2162-7541
Type :
conf
DOI :
10.1109/ASICON.2011.6157323
Filename :
6157323
Link To Document :
بازگشت