Title :
Design and evaluation of shared buffer based NoC
Author :
Duoli, Zhang ; Ning, Hou ; Gaoming, Du ; Geng Luofeng ; Jinghua, Jia
Author_Institution :
Inst. of VLSI Design, Hefei Univ. of Technol., Hefei, China
Abstract :
New tendencies envisage multiprocessor systems-on-chips (MPSoCs) as a promising solution for high performance embedded system. And the key challenge is how to improve the communication efficiency. Network on Chip (NoC) has been considered as a new paradigm in the next generation communication architecture for its scalability and power efficiency. A NoC prototype which consists of 8 ARM compatible cores and a router-based on-chip network was designed and implemented on FPGA device. An application of JPEG decoding was fulfilled on this prototype and the task partition was discussed. Specially, a method of buffer sharing was proposed. Based on the method, buffer elements can be shared in part between different channels of the router. A well-designed on-chip monitoring network was implemented for Performance evaluation. Experiment results show that the buffer sharing method can save memory resource distinctly.
Keywords :
buffer storage; embedded systems; field programmable gate arrays; multiprocessing systems; network-on-chip; JPEG decoding application; buffer sharing method; embedded system; field programmable gate array; multiprocessor systems-on-chips; network-on-chip; next generation communication architecture; task partition; Communication system control; Computational intelligence; Decoding; Embedded system; Field programmable gate arrays; Hardware; Monitoring; Network-on-a-chip; Prototypes; Routing; hardware prototype; network monitor; network on chip; shared buffer;
Conference_Titel :
Computational Intelligence and Industrial Applications, 2009. PACIIA 2009. Asia-Pacific Conference on
Conference_Location :
Wuhan
Print_ISBN :
978-1-4244-4606-3
DOI :
10.1109/PACIIA.2009.5406425