DocumentCode :
3384128
Title :
A novel RAM architecture for bit-plane based coding
Author :
Das, Bipul ; Banerjee, Swapna
Author_Institution :
Dept. of ECE, Illinois Univ., Chicago, IL, USA
fYear :
2003
fDate :
25-27 March 2003
Firstpage :
421
Abstract :
Summary form only given. An optimized memory organization has been designed for the hierarchical coding of wavelet subbands. Changing the RAM access pattern and using multiple location access at each clock instant can accomplish a better economy in time and resources. The bit-planes are distributed along the z-direction and the x-y plane contains 256 × 256 number of memory elements. The memory plane selection is done by the plane-decoder. Each plane has in turn N × N memory units, which are addressed by the row and column decoders, composed of 8 number of 8-to-256 decoders. In the proposed organization, a switching structure is used for selection of the data line. In a 256 × 256 image, for EZW or SPIHT coding, the proposed RAM structure requires 8 × 32 × 256 clocks compared to the conventional RAM that requires more clocks. This shows that the proposed RAM requires much fewer clocks to read the data for bit-plane coding.
Keywords :
decoding; encoding; memory architecture; random-access storage; storage allocation; wavelet transforms; EZW coding; LSB; RAM access patterns; SPIHT coding; bit-plane based coding; clocks; data lines; hierarchical coding; multiple location access; plane decoder; random access memory; select lines; wavelet subbands; x-y plane; Clocks; Data compression; Decoding; Design optimization; Image coding; Random access memory; Read-write memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Data Compression Conference, 2003. Proceedings. DCC 2003
ISSN :
1068-0314
Print_ISBN :
0-7695-1896-6
Type :
conf
DOI :
10.1109/DCC.2003.1194040
Filename :
1194040
Link To Document :
بازگشت