DocumentCode :
3384163
Title :
A CMOS hysteresis undervoltage lockout with current source inverter structure
Author :
Zhang, Chao ; Yang, Zhijia ; Zhang, Zhipeng
Author_Institution :
Shenyang Inst. of Autom., Shenyang, China
fYear :
2011
fDate :
25-28 Oct. 2011
Firstpage :
918
Lastpage :
921
Abstract :
This paper describes a simple architecture and low power consumption undervoltage lockout (UVLO) circuit with hysteretic threshold. The UVLO circuit monitors the supply voltage and determines whether or not the supply voltage satisfies a predetermined condition. The under voltage lockout circuit is designed based on CSMC 0.5um CMOS technology, utilizing a relatively few amount of circuitry. It is realized with a current source inverter. The threshold voltage is determined by the W/L ratio of current source inverter and resistor in reference generator. The hysteresis is realized by using a feedback circuit to overcome the bad disturbance and noise rejection of the single threshold. Hysteretic threshold range is 40mV. The quiescent current is about 1uA at 3V supply voltage,while the power of circuit consumes only 3uW.
Keywords :
CMOS integrated circuits; circuit feedback; invertors; power consumption; CMOS hysteresis undervoltage lockout; CSMC; UVLO circuit; W-L ratio; current 1 muA; current source inverter; current source inverter structure; feedback circuit; hysteretic threshold; noise rejection; power 3 muW; power consumption undervoltage lockout circuit; quiescent current; reference generator; size 0.5 mum; voltage 3 V; voltage 40 mV; CMOS integrated circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2011 IEEE 9th International Conference on
Conference_Location :
Xiamen
ISSN :
2162-7541
Print_ISBN :
978-1-61284-192-2
Electronic_ISBN :
2162-7541
Type :
conf
DOI :
10.1109/ASICON.2011.6157355
Filename :
6157355
Link To Document :
بازگشت