Title :
A low jitter self-calibration PLL for 10Gbps SoC transmission links application
Author :
Cheng, Kuo-Hsing ; Tsai, Yu-Chang ; Hong, Kai-Wei ; Wu, Yen-Hsueh
Author_Institution :
Dept. of Electr. Eng., Nat. Central Univ., Chungli
fDate :
Aug. 31 2008-Sept. 3 2008
Abstract :
A 2.5-GHz 8-phase phase-locked loop (PLL) was proposed for 10 Gbps system on chip (SoC) transmission links application. The proposed self-calibration method can adjust the multi-band voltage control oscillator (VCO) to compensate for process, voltage and temperature (PVT) variations. The small KVCO can reduce the effect of power/ ground (P/G) and substrate noise. The PLL is implemented in 0.13 mum CMOS technology. The PLL output jitter is 18.55 ps (p-p) where the reference clock jitter is 20 ps (p-p). The total power dissipation is 21 mW at 2.5-GHz and the core area is 0.08 mm2.
Keywords :
calibration; jitter; phase locked loops; system-on-chip; voltage-controlled oscillators; SoC transmission links; bit rate 10 Gbit/s; frequency 2.5 GHz; jitter self-calibration PLL; multi-band voltage control oscillator; phase-locked loop; power 21 mW; system on chip; CMOS technology; Clocks; Jitter; Land surface temperature; Noise reduction; Phase locked loops; Power dissipation; System-on-a-chip; Voltage control; Voltage-controlled oscillators;
Conference_Titel :
Electronics, Circuits and Systems, 2008. ICECS 2008. 15th IEEE International Conference on
Conference_Location :
St. Julien´s
Print_ISBN :
978-1-4244-2181-7
Electronic_ISBN :
978-1-4244-2182-4
DOI :
10.1109/ICECS.2008.4674971