DocumentCode :
3384454
Title :
A method to build reconfigurable architectures by extracting common subgraphs
Author :
Zhang, Tianyun ; Zhang, Rui ; Wang, Lingli ; Hu, Yu
Author_Institution :
Software Sch., Fudan Univ., Shanghai, China
fYear :
2011
fDate :
25-28 Oct. 2011
Firstpage :
970
Lastpage :
973
Abstract :
In this paper, we present a novel method to build reconfigurable architectures. Because an RTL description of a circuit can be converted to a data flow graph (DFG), our method is based on graph mining which aims to extract the common subgraphs among different benchmarks. A tool flow is proposed to convert benchmarks to data flow graphs and extract the common subgraphs. Benchmarks in the field of Error Checking and Correcting (ECC) are selected in the experiment to demonstrate that our method is correct and practical.
Keywords :
data flow graphs; reconfigurable architectures; RTL description; common subgraphs; data flow graph; error checking; error correcting; graph mining; reconfigurable architecture; Encyclopedias; Hardware design languages; Internet; Logic gates; Manuals; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2011 IEEE 9th International Conference on
Conference_Location :
Xiamen
ISSN :
2162-7541
Print_ISBN :
978-1-61284-192-2
Electronic_ISBN :
2162-7541
Type :
conf
DOI :
10.1109/ASICON.2011.6157368
Filename :
6157368
Link To Document :
بازگشت