Title :
Integration of high-level synthesis in ESL platform modeling by automated generation of protocol adapters
Author :
Zimmermann, Jochen ; Bringmann, Oliver ; Braun, Axel ; Rosenstiel, Wolfgang
Author_Institution :
Microelectron. Syst. Design, FZI Res. Center for Inf. Technol., Karlsruhe, Germany
Abstract :
In this paper we present an approach for integrating IP components into a general system-level simulation environment by generating tailor-made interfaces and protocol adaptors. With the same methodology we integrate modules modeled for a certain high-level synthesis tool. For modeling systems-on-chip (SoC) interconnects e.g. buses at transaction level we use a generic communication architecture. An essential benefit of our approach is the capability for automatic adaptor generation by mapping component protocols onto a generic protocol which handles communication data and timing. For an independent system integration flow we use the standardized IP exchange format IP-XACT with protocol specific extensions as input for the generation process. In this context we introduce our generic architecture model for component integration in SystemC TLM 2.0 as well.
Keywords :
circuit CAD; integrated circuit interconnections; system-on-chip; ESL platform modeling; IP components; SoC interconnects; SystemC TLM 2.0; high-level synthesis integration; independent system integration flow; mapping component protocols; protocol adapters automated generation; standardized IP exchange format IP-XACT; systems-on-chip interconnects; tailor-made interfaces; Control systems; Delay effects; Delay systems; Differential equations; High level synthesis; Lyapunov method; Nonlinear control systems; Nonlinear systems; Protocols; Stability;
Conference_Titel :
Communications, Circuits and Systems, 2009. ICCCAS 2009. International Conference on
Conference_Location :
Milpitas, CA
Print_ISBN :
978-1-4244-4886-9
Electronic_ISBN :
978-1-4244-4888-3
DOI :
10.1109/ICCCAS.2009.5250310