Title :
A wide lock-range, low jitter phase-locked loop for multi-standard SerDes application
Author :
Liu, Shaolong ; Wang, Hui ; Cheng, Yuhua
Author_Institution :
Shanghai Res. Inst. of Microelectron., Peking Univ., Shanghai, China
Abstract :
A 0.8-3.6GHz Phase-locked loop (PLL) with quadrature outputs for multi-standard SerDes application is presented in this paper. To reach wide range output frequency, the lower output range is implemented by a divide-by-two operation on the upper output which is generated from a two-stage quadrant ring-VCO. Further more, adaptive bandwidth technique is applied to guarantee the stability of the loop. In addition, the process-dependent charge pump current mirrored from high precision bandgap reference circuit is used to cancel the bandwidth fluctuation from the process variation. The PLL is implemented in a 130nm digital CMOS process, while the core occupies 0.1mm2 and draws 5.1mA to 7.5mA current from 1.2V supply without yielding RMS jitter performance which is about 2.0ps.
Keywords :
CMOS digital integrated circuits; charge pump circuits; current mirrors; digital phase locked loops; jitter; reference circuits; voltage-controlled oscillators; adaptive bandwidth; bandgap reference circuit; bandwidth fluctuation; charge pump current mirror; current 5.1 mA to 7.5 mA; digital CMOS process; frequency 0.8 GHz to 3.6 GHz; loop stability; low jitter; multistandard SerDes application; phase locked loop; quadrature outputs; size 130 nm; two-stage quadrant ring-VCO; voltage 1.2 V; wide lock range; Discharges; Measurement;
Conference_Titel :
ASIC (ASICON), 2011 IEEE 9th International Conference on
Conference_Location :
Xiamen
Print_ISBN :
978-1-61284-192-2
Electronic_ISBN :
2162-7541
DOI :
10.1109/ASICON.2011.6157379