DocumentCode :
3384706
Title :
Enhanced IEEE 1500 test wrapper for testing small RAMs in SOCs
Author :
Huang, Yu-Jen ; You, Yun-Chao ; Li, Jin-Fu
Author_Institution :
Dept. of Electr. Eng., Nat. Central Univ., Jhongli, Taiwan
fYear :
2010
fDate :
27-29 Sept. 2010
Firstpage :
236
Lastpage :
240
Abstract :
IEEE 1500 test wrapper wraps logic cores in system-on-chips (SOCs) for the core test and isolation. On the other hand, random access memory (RAM) cores are typically tested using the built-in self-test (BIST) circuit instead of using the IEEE 1500 test wrapper. But, RAM cores are usually connected to logic cores. This paper proposes an enhanced IEEE 1500 test wrapper to support the testing of the RAM core attached to the test wrapper. Furthermore, the memories attached to the enhanced IEEE 1500 test wrappers can be tested in parallel. Simulation results show that the additional area cost for upgrading the IEEE 1500 test wrapper to an enhanced one is only about 0.88% for a 1024 × 64-bit RAM.
Keywords :
built-in self test; integrated circuit testing; random-access storage; system-on-chip; IEEE 1500 test wrapper; RAM testing; built-in self-test circuit; core isolation; core testing; logic core; random access memory; system-on-chips; Built-in self-test; Generators; Polynomials; Random access memory; Registers; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference (SOCC), 2010 IEEE International
Conference_Location :
Las Vegas, NV
ISSN :
Pending
Print_ISBN :
978-1-4244-6682-5
Type :
conf
DOI :
10.1109/SOCC.2010.5784742
Filename :
5784742
Link To Document :
بازگشت