DocumentCode :
3384714
Title :
Algorithmic and architectural transformations for low power realization of FIR filters
Author :
Mehendale, Mahesh ; Sherlekar, S.D. ; Venkatesh, G.
Author_Institution :
Texas Instrum. (India) Ltd., Bangalore, India
fYear :
1998
fDate :
4-7 Jan 1998
Firstpage :
12
Lastpage :
17
Abstract :
We present algorithmic and architectural transforms for low power realization of Finite Impulse Response (FIR) filters implemented both in software on programmable DSPs and as hardwired macros. For the programmable DSP based implementation, these transform address power reduction in the program memory address and data busses and also the multiplier. We also propose architectural extensions to support some of these transformations. The transforms for hardwired FIR filters aim at reducing the supply voltage while maintaining the throughput. We also present transforms that reduce the computational complexity of the FIR filter computation and thus achieve power reduction
Keywords :
FIR filters; digital signal processing chips; macros; programmable filters; algorithmic transformation; architectural transformation; computational complexity; data bus; hardwired macro; low power FIR filter; multiplier; program memory address; programmable DSP software; Capacitance; Circuits; Digital signal processing; Filtering; Finite impulse response filter; Hardware; Power dissipation; Power measurement; Throughput; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 1998. Proceedings., 1998 Eleventh International Conference on
Conference_Location :
Chennai
ISSN :
1063-9667
Print_ISBN :
0-8186-8224-8
Type :
conf
DOI :
10.1109/ICVD.1998.646571
Filename :
646571
Link To Document :
بازگشت