Title :
Unleash the parallelism of 3DIC partitioning on GPGPU
Author :
Kuo, Hsien-Kai ; Lai, Bo-Cheng Charles ; Jou, Jing-Yang
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
Taking full advantage of 3DIC technology requires innovative EDA tools that can optimize a multi-layered complex system. However, the optimization algorithms on the multi-layered 3DIC are usually computationally expensive. Parallel computing has been considered as a solution to manage the exploding computational requirement of future EDA tools. This paper proposes PP3D, a parallel 3DIC partitioning algorithm. PP3D enhances the execution speed by exposing the parallelism of FM algorithm. It also coordinates the parallel execution to retain the optimization quality. A design methodology is proposed to streamline the optimization from PP3D algorithm to the underlying GPGPU many-core architecture. The results on the ISPD98 benchmark demonstrate an average of 15X runtime speedup, while the maximum speedup can reach 37X.
Keywords :
electronic engineering computing; optimisation; parallel programming; three-dimensional integrated circuits; 3DIC partitioning; 3DIC technology; GPGPU; multi-layered complex system; optimization; parallel computing; Algorithm design and analysis; Computer architecture; Frequency modulation; Instruction sets; Optimization; Parallel processing; Partitioning algorithms;
Conference_Titel :
SOC Conference (SOCC), 2010 IEEE International
Conference_Location :
Las Vegas, NV
Print_ISBN :
978-1-4244-6682-5
DOI :
10.1109/SOCC.2010.5784745