DocumentCode :
3384890
Title :
Execution of neural network algorithms on an array of bit-serial processors
Author :
Svensson, B. ; Nordström, T.
Author_Institution :
Div. of Comput. Eng., Lulea Univ. of Technol., Sweden
Volume :
ii
fYear :
1990
fDate :
16-21 June 1990
Firstpage :
501
Abstract :
A general model of an array of bit-serial processors is given, and the mapping of neural network models on such an array is demonstrated. The approach maps a neuron on each processing element and makes communicating between a node and any other node possible by connection weight matrices. The required communication structure is very simple. The bit-serial approach allows tradeoffs between speed and precision, even dynamically. Performance figures are given. A bit-serial multiplier is an important part of the design. Implementation aspects are discussed, and it is shown that a one-board realization of 1024-processor system is feasible.<>
Keywords :
neural nets; parallel algorithms; backpropagation; bit serial processor arrays; connection weight matrices; feedback networks; mapping; neutral network; parallel algorithms; Application software; Computer architecture; Computer networks; Electronic mail; Logic; Mathematical model; Mathematics; Neural networks; Real time systems; Systems engineering and theory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Pattern Recognition, 1990. Proceedings., 10th International Conference on
Conference_Location :
Atlantic City, NJ, USA
Print_ISBN :
0-8186-2062-5
Type :
conf
DOI :
10.1109/ICPR.1990.119410
Filename :
119410
Link To Document :
بازگشت