DocumentCode :
3384915
Title :
A VLSI architecture for difference picture-based dynamic scene analysis
Author :
Ranganathan, N. ; Mehrotra, R.
Author_Institution :
Dept. of Comput. Sci. & Eng., Univ. of South Florida, Tampa, FL, USA
Volume :
ii
fYear :
1990
fDate :
16-21 Jun 1990
Firstpage :
506
Abstract :
An efficient parallel architecture that exploits the parallelism and pipelining possible in the difference picture-based technique (IEEE Trans. on Pattern Analysis and Machi Intelligence, vol. PAMI-3, no.5, p.489-543, (1981); Computer, p.12-18, Aug. (1981)) is presented for dynamic scene analysis. Each processor is organized as a pipeline, and the processor architecture is simple enough that the motion detection and classification system can be implemented on a single VLSI chip. The proposed VLSI architecture and the design of the various components of the basic processor are described. VLSI chip implementation issues are discussed
Keywords :
VLSI; computerised picture processing; digital signal processing chips; parallel architectures; pipeline processing; DSP chip; VLSI architecture; classification system; computerised picture processing; dynamic scene analysis; motion detection; parallel architecture; picture-based technique; pipeline processing; Buffer storage; Computer architecture; Computer science; Image analysis; Layout; Microelectronics; Motion analysis; Noise reduction; Pipeline processing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Pattern Recognition, 1990. Proceedings., 10th International Conference on
Conference_Location :
Atlantic City, NJ
Print_ISBN :
0-8186-2062-5
Type :
conf
DOI :
10.1109/ICPR.1990.119411
Filename :
119411
Link To Document :
بازگشت