DocumentCode :
3385024
Title :
Design of a link-controller architecture for multiple serial link protocols
Author :
Wang, Lei ; Hegde, Pawankumar ; Nawathe, Vishal ; Staszewski, Roman ; Balsara, Paras ; Oklobdzija, V.
Author_Institution :
Univ. of Texas at Dallas, Richardson, TX, USA
fYear :
2010
fDate :
27-29 Sept. 2010
Firstpage :
266
Lastpage :
271
Abstract :
This paper introduces a novel Multi-mode Serial Link Controller (MMSLC) for logic physical layer (PHY) and data link layer (DLL) of USB 3.0, PCIe 2.0 and SATA 3.0. Functions defined in these protocols are grouped based on qualifying similarities and workload. The framework consists of a configurable circuit, programmable accelerator and event processor for flexible implementation. This MMSLC can essentially substitute for three individual link-controllers across protocols, thus achieving area reduction. An RTL level implementation is fulfilled and the synthesis results are shown at the end of this paper.
Keywords :
logic design; microprocessor chips; PCIe 2.0; RTL level implementation; SATA 3.0; USB 3.0; area reduction; configurable circuit; data link layer; event processor; link-controller architecture; logic physical layer; multimode serial link controller; multiple serial link protocols; programmable accelerator; Decoding; Encoding; Payloads; Random access memory; Software;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference (SOCC), 2010 IEEE International
Conference_Location :
Las Vegas, NV
ISSN :
Pending
Print_ISBN :
978-1-4244-6682-5
Type :
conf
DOI :
10.1109/SOCC.2010.5784757
Filename :
5784757
Link To Document :
بازگشت