DocumentCode :
3385135
Title :
Evaluation and Performance Comparison of TriBA with existing On-Chip Interconnection Networks
Author :
Ur-Rashid, Haroon-Ur-Rashid ; Feng, Shi ; Kamran, Muhammad ; Weixing, Ji
Author_Institution :
Sch. of Comput. Sci. & Technol., Beijing Inst. of Technol., Beijing
fYear :
2007
fDate :
12-13 Nov. 2007
Firstpage :
290
Lastpage :
295
Abstract :
This paper evaluates the performance of triplet based architecture, TriBA - a new idea in multiprocessor architectures. TriBA is compared with two types of static interconnection networks for VLSI implementation. The interconnection networks used for comparison are well-known in literature as two-dimensional mesh and binary tree. The evaluation criteria has been selected from three orthogonal entities - physical (chip area and dissipation), computational speed (message delay) and cost (chip yield, layout cost). TriBA is a new solution for computer architecture, which is believed to be suitable for sophisticated embedded applications with multiple concurrent processing centers. TriBA consists of a 2D grid of small, programmable processing units, each physically connected to its three neighbors. TriBA is an object-oriented chip multi-processor structure that supports truly parallel execution of objects from hardware. Cores on the same chip are connected via triplet-based hierarchical interconnection network (THIN), which has simple topology and computing locality characteristic. The root of "triplet based architecture" is based on the concept that "complex problems can be decomposed to three relatively independent sub-problems, which are data processing, data management and data communication" TriBA manifests great similarity to the hierarchal structure of object systems, so that the software and computer system achieve a certain degree of structural unity.
Keywords :
VLSI; integrated circuit interconnections; microprocessor chips; monolithic integrated circuits; binary tree; computer architecture; embedded applications; message delay; multiple concurrent processing centers; multiprocessor architectures; onchip interconnection networks; parallel execution; triplet based architecture; triplet-based hierarchical interconnection network; two-dimensional mesh; Application software; Binary trees; Computer architecture; Costs; Delay; Hardware; Multiprocessor interconnection networks; Network-on-a-chip; Physics computing; Very large scale integration; Interconnection networks; cost; multiprocessor architecture; performance analysis; reliability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Technologies, 2007. ICET 2007. International Conference on
Conference_Location :
Islamabad
Print_ISBN :
978-1-4244-1493-2
Electronic_ISBN :
978-1-4244-1494-9
Type :
conf
DOI :
10.1109/ICET.2007.4516360
Filename :
4516360
Link To Document :
بازگشت