DocumentCode :
3385232
Title :
Optimizing buffer usage for Networks-on-Chip design
Author :
Yin, Shouyi ; Liu, Leibo ; Wei, Shaojun
Author_Institution :
Nat. Lab. for Inf. Sci. & Technol., Tsinghua Univ., China
fYear :
2009
fDate :
23-25 July 2009
Firstpage :
981
Lastpage :
985
Abstract :
Networks-on-Chip (NoC) is the promising communication architecture for next generation SoC. The buffer size of on-chip router impacts the silicon area and power consumption dominantly. Optimizing the buffer usage is important for an efficient NoC design. In this paper, we propose an buffer optimization algorithm for application-specific NoC design. More precisely, given the application traffic parameters and performance contraints, the proposed algorithm automatically determine minimal buffer budget and assign the buffer usage for each input port in different routers. The experimental results show that the proposed algorithms can significantly reduced total buffer usage.
Keywords :
application specific integrated circuits; circuit optimisation; network routing; network-on-chip; SoC; application-specific NoC design; buffer optimization algorithm; communication architecture; network-on-chip design; network-on-chip router; Algorithm design and analysis; Design methodology; Design optimization; Energy consumption; Greedy algorithms; Laboratories; Network-on-a-chip; Resource management; Routing; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, Circuits and Systems, 2009. ICCCAS 2009. International Conference on
Conference_Location :
Milpitas, CA
Print_ISBN :
978-1-4244-4886-9
Electronic_ISBN :
978-1-4244-4888-3
Type :
conf
DOI :
10.1109/ICCCAS.2009.5250347
Filename :
5250347
Link To Document :
بازگشت