DocumentCode :
3385474
Title :
Crosstalk-avoidance coding for low-power on-chip bus
Author :
Cheng, Kuang-Chin ; Jou, Jing-Yang
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu
fYear :
2008
fDate :
Aug. 31 2008-Sept. 3 2008
Firstpage :
1051
Lastpage :
1054
Abstract :
In this paper, a crosstalk-avoidance (CA) bus coding approach is developed to produce area-efficient, low-power codes for global data busses. Proposed codes are codes without memory using shielding boundary strategy. Related code generation algorithm is also developed. The probabilistic distribution of input data could be included to reduce the power consumption. The performance improvement of CA codes is nearly 2x for heavily coupled busses based on theoretical analysis. As compared to uncoded datawords, proposed codes show 16.1% to 21.5% power-reduction on bus for an equiprobable 32-bit bus design.
Keywords :
crosstalk; encoding; program compilers; system buses; code generation algorithm; crosstalk-avoidance coding; low-power on-chip bus; probabilistic distribution; shielding boundary strategy; CMOS technology; Capacitance; Crosstalk; Delay effects; Delay lines; Energy consumption; Integrated circuit interconnections; Power generation; Propagation delay; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2008. ICECS 2008. 15th IEEE International Conference on
Conference_Location :
St. Julien´s
Print_ISBN :
978-1-4244-2181-7
Electronic_ISBN :
978-1-4244-2182-4
Type :
conf
DOI :
10.1109/ICECS.2008.4675037
Filename :
4675037
Link To Document :
بازگشت