DocumentCode :
3385548
Title :
Delay insensitivity verification of bit-level pipelined systolic arrays in dual-rail treshold logic
Author :
Ismailoglu, A. Neslin ; Askar, Murat
Author_Institution :
TUBITAK-UZAY (BILTEN), Ankara
fYear :
2008
fDate :
Aug. 31 2008-Sept. 3 2008
Firstpage :
1063
Lastpage :
1066
Abstract :
A delay-insensitivity analysis method is proposed for bit-level pipelined systolic arrays in dual-rail threshold logic style, where tradeoff between reliable delay insensitive operation and gate count is significant in determining overall circuit performance. The method targets at detecting input - dependent delay-insensitivity violations occurring due to early signal evaluation features, which are allowed for speed-up. The proposed method simplifies the verification task significantly so that analysis of a one-dimensional systolic array is reduced to analysis of three adjacent systoles for all possible eight early/late output evaluation scenarios. Delay-insensitivity violations are located and could be corrected at structural level, without diminishing the early output evaluation benefits. Since symbolic delays are used without imposing any timing assumptions on the environment; the proposed method is technology independent and robust against all physical and environmental variations.
Keywords :
delay circuits; systolic arrays; bit-level pipelined systolic arrays; delay insensitivity verification; dual-rail threshold logic; gate count; one-dimensional systolic array; verification task; Asynchronous circuits; Circuit optimization; Delay effects; Logic arrays; Logic circuits; Performance analysis; Robustness; State-space methods; Systolic arrays; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2008. ICECS 2008. 15th IEEE International Conference on
Conference_Location :
St. Julien´s
Print_ISBN :
978-1-4244-2181-7
Electronic_ISBN :
978-1-4244-2182-4
Type :
conf
DOI :
10.1109/ICECS.2008.4675040
Filename :
4675040
Link To Document :
بازگشت