DocumentCode :
3386000
Title :
Efficient memory management for FFT processors
Author :
Luo, Hsin-Fu ; Shieh, Ming-Der ; Liu, Yi-Jun ; Wu, Chien-Ming
Author_Institution :
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
fYear :
2010
fDate :
May 30 2010-June 2 2010
Firstpage :
3737
Lastpage :
3740
Abstract :
This paper presents an efficient memory management scheme for memory-based architecture of Fast Fourier Transform (FFT). A new data relocating scheme is proposed to merge multiple banks for alleviating the area requirement as well as the power dissipation of memory-based FFT. The proposed memory addressing method can effectively deal with merged-banked single-ported memory with high-radix processing elements. Compared to conventional memory-based FFT designs using two-ported memories, the derived architecture reveals better performance in area requirement and power consumption.
Keywords :
fast Fourier transforms; memory architecture; power consumption; storage allocation; storage management; FFT processors; data relocating scheme; fast Fourier transform; high radix processing elements; memory addressing method; memory based architecture; memory management; merged banked single ported memory; power consumption; power dissipation; Computer architecture; Discrete Fourier transforms; Energy consumption; Engineering management; Fast Fourier transforms; Memory architecture; Memory management; OFDM; Power dissipation; Read-write memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), Proceedings of 2010 IEEE International Symposium on
Conference_Location :
Paris
Print_ISBN :
978-1-4244-5308-5
Electronic_ISBN :
978-1-4244-5309-2
Type :
conf
DOI :
10.1109/ISCAS.2010.5537740
Filename :
5537740
Link To Document :
بازگشت