Title :
Construction of the cyclic block-type LDPC codes for low complexity hardware implementation
Author :
Lin, Kuang-Hao ; Chang, Robert C. ; Huang, Chien-Lin ; Wu, Sheng-Dong
Author_Institution :
Dept. of Electr. Eng., Nat. Chung Hsing Univ., Taichung
fDate :
Aug. 31 2008-Sept. 3 2008
Abstract :
In this paper, we construct the cyclic block-type low-density parity-check (CB-LDPC) codes for low complexity hardware implementation. The CB-LDPC code, which is a special class of quasi-cyclic LDPC (QC-LDPC), has an efficient encoding algorithm due to the simple structure of their parity-check matrices. A distribution of irregular parity-check matrix for the CB-LDPC is developed so that we can obtain an area-efficient decoder design, good error correction performance, and low complexity architecture implementation. The CB-LDPC code decoding uses the iterative min-sum algorithm (MSA) and the block parallel connection design to improve the hardware architecture complexity and area.
Keywords :
block codes; channel coding; cyclic codes; linear codes; parity check codes; cyclic block-type LDPC codes; low complexity hardware implementation; low-density parity-check codes; parity-check matrices; AWGN; Additive white noise; Bit error rate; Error analysis; Error correction; Hardware; Iterative algorithms; Iterative decoding; Parity check codes; Quantum cascade lasers;
Conference_Titel :
Electronics, Circuits and Systems, 2008. ICECS 2008. 15th IEEE International Conference on
Conference_Location :
St. Julien´s
Print_ISBN :
978-1-4244-2181-7
Electronic_ISBN :
978-1-4244-2182-4
DOI :
10.1109/ICECS.2008.4675071