Title :
Hierarchical test generation for analog circuits using incremental test development
Author :
Voorakaranam, Ramakrishna ; Chatterjee, Abhijit
Author_Institution :
Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA, USA
Abstract :
In this paper, we propose an efficient test generation scheme for analog circuits consisting of embedded modules. The proposed scheme simplifies the test generation effort by incrementally generating tests for the individual embedded modules rather than for the full circuit. At each step of the test generation process, the test waveform is incrementally optimized. As input nodes to an embedded module are not directly accessible, the test optimization considers only those waveforms that can be justified from an embedded module input to a primary input of the circuit-under-test using a signal backtrace procedure. The “best” selected test is then evaluated at the full circuit level for controllability of the test stimulus and observability of the test results. In this manner, repeated evaluation of the full circuit over the search space of all test stimuli is not necessary and the complexity of test search can be reduced
Keywords :
analogue integrated circuits; automatic testing; fault diagnosis; feedback; integrated circuit testing; analog circuits; circuit-under-test; controllability; embedded modules; full circuit level; hierarchical test generation; incremental test development; observability; primary input; search space; signal backtrace procedure; test generation scheme; test stimuli; test stimulus; test waveform; Analog circuits; Circuit faults; Circuit simulation; Circuit testing; Contracts; Engines; Feedback circuits; Observability; Signal generators; System testing;
Conference_Titel :
VLSI Test Symposium, 1999. Proceedings. 17th IEEE
Conference_Location :
Dana Point, CA
Print_ISBN :
0-7695-0146-X
DOI :
10.1109/VTEST.1999.766679