Title :
A full-adder based reconfigurable architecture for fine grain applications: ADAPTO
Author :
Cardarilli, G.C. ; Nunzio, L. Di ; Re, M.
Author_Institution :
Dept. of Electron. Eng., Univ. of Rome Tor Vergata, Rome
fDate :
Aug. 31 2008-Sept. 3 2008
Abstract :
Microprocessor and DSP are optimized to perform operations on data having the same size of native wordlength. Their performances decrease when shorter data must be processed. In fact, operations on a short data have the same complexity native wordlength data and data resources are not fully exploited. Recently different solutions have been proposed to overcome this problem. Great attention has been posed on architectures based on a main processor supported by a reconfigurable unit (RU) - typically based on LUTs - used as coprocessor. In the work of Cardarilli et al., (2008), we presented ADAPTO (adder-based dynamic architecture for processing tailored operators) a new reconfigurable architecture that replacing LUTs with another computational element and using a simplified interconnect network allows, in one clock cycle of the main microprocessor, both hardware reconfiguration and instruction execution. In this paper we present a modified version of ADAPTO that achieves more flexibility.
Keywords :
adders; clocks; digital signal processing chips; multiprocessor interconnection networks; reconfigurable architectures; adder-based dynamic architecture for processing tailored operators; clock cycle; digital signal processing; full-adder; hardware reconfiguration; instruction execution; interconnect network; microprocessor; reconfigurable architecture; reconfigurable unit; Clocks; Computer aided instruction; Computer architecture; Computer networks; Coprocessors; Digital signal processing; Hardware; Microprocessors; Reconfigurable architectures; Table lookup;
Conference_Titel :
Electronics, Circuits and Systems, 2008. ICECS 2008. 15th IEEE International Conference on
Conference_Location :
St. Julien´s
Print_ISBN :
978-1-4244-2181-7
Electronic_ISBN :
978-1-4244-2182-4
DOI :
10.1109/ICECS.2008.4675099