Title :
1-D and 2-D hot carrier layout optimization of N-LDMOS transistor arrays
Author :
Brisbin, Douglas ; Strachan, Andy ; Chaparala, Prasad
Author_Institution :
Nat. Semicond. Corp., Santa Clara, CA, USA
Abstract :
Today´s power management devices often require operation in the 20-30 V range. These applications often combine a high performance BiCMOS process with a power lateral DMOS (LDMOS) driver. To obtain high drive current density and minimal on-resistance (Rdson), LDMOS devices are often implemented in transistor arrays. Because of the high voltages and currents applied to these LDMOS arrays hot carrier (HC) degradation is a real reliability concern. This paper focuses on improving the HC reliability of N-LDMOS transistor arrays. Layout optimization is emphasized since the LDMOS and Bipolar/CMOS devices share common process steps. This paper differs from previous work in that it discusses for the first time the one- and two-dimensional aspects of LDMOS transistor array layout on HC performance. In addition this paper introduces for the first time a novel LDMOS transistor layout featuring a Drain Ring that dramatically improves the HC performance of these arrays.
Keywords :
hot carriers; power MOSFET; semiconductor device reliability; 20 to 30 V; Drain Ring; N-LDMOS transistor array; current density; hot carrier reliability; on-resistance; one-dimensional layout optimization; power lateral DMOS driver; power management; two-dimensional layout optimization; BiCMOS integrated circuits; Condition monitoring; Current density; Degradation; Driver circuits; Energy management; Hot carriers; Stress; Switches; Threshold voltage;
Conference_Titel :
Integrated Reliability Workshop Final Report, 2002. IEEE International
Print_ISBN :
0-7803-7558-0
DOI :
10.1109/IRWS.2002.1194247