DocumentCode :
3387054
Title :
Design verification by concurrent simulation and automatic comparison
Author :
Ahn, Taekyoon ; Choi, Kiyoung
Author_Institution :
Sch. of Electr. Eng., Seoul Nat. Univ., South Korea
Volume :
2
fYear :
1997
fDate :
3-6 Aug. 1997
Firstpage :
1087
Abstract :
Verifying a synthesized hardware design is a tedious and time consuming task because the existing methods need designer´s efforts of checking the simulation results. We propose a new verification method which compares automatically the simulation results obtained for two designs: one before synthesis and one after synthesis. The two simulations, one for each design, run concurrently, comparing each pair of matching nets. The inconsistency is reported as soon as possible without necessarily completing the simulation run. Experimental results show that our method detects design errors earlier and easier than the existing methods.
Keywords :
discrete event simulation; hardware description languages; automatic comparison; concurrent simulation; design errors; design verification; discrete event-driven simulation; matching nets; Clocks; Computational modeling; Computer architecture; Computer errors; Design methodology; Discrete event simulation; Hardware; Job design; Signal design; Signal synthesis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1997. Proceedings of the 40th Midwest Symposium on
Print_ISBN :
0-7803-3694-1
Type :
conf
DOI :
10.1109/MWSCAS.1997.662266
Filename :
662266
Link To Document :
بازگشت