DocumentCode :
3387094
Title :
A system-level exploration flow for optical network on chip (ONoC) in 3D MPSoC
Author :
Le Beux, Sebastien ; Nicolescu, Gabriela ; Bois, Guy ; Paulin, Pierre
Author_Institution :
Ecole Polytech. de Montreal, Montréal, QC, Canada
fYear :
2010
fDate :
May 30 2010-June 2 2010
Firstpage :
3613
Lastpage :
3616
Abstract :
Optical on-chip interconnects and 3D die stacking are currently considered to be two promising paradigms for the design of next generation Multi-Processors System on Chip architectures (MPSoC). New architectures based on these paradigms are currently emerging and new system-level approaches are required for their efficient design and prototype. The paper investigates a system-level flow for evaluating design feasibility, interconnect architecture performance and application execution efficiency as early as possible in the MPSoC design cycle.
Keywords :
integrated circuit interconnections; network synthesis; network-on-chip; 3D MPSoC design cycle; 3D die stacking; design feasibility; interconnect architecture performance; multi-processors system on chip architecture; optical network on chip; optical on-chip interconnects; system-level exploration flow; Computer architecture; Image motion analysis; Integrated optics; Network-on-a-chip; Optical design; Optical fiber networks; Optical interconnections; Optical waveguides; Routing; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), Proceedings of 2010 IEEE International Symposium on
Conference_Location :
Paris
Print_ISBN :
978-1-4244-5308-5
Type :
conf
DOI :
10.1109/ISCAS.2010.5537794
Filename :
5537794
Link To Document :
بازگشت