DocumentCode
3387338
Title
A BIST scheme for FPGA interconnect delay faults
Author
Wang, Chun-Chieh ; Liou, Jing-Jia ; Peng, Yen-Lin ; Huang, Chih-Tsun ; Wu, Cheng-Wen
Author_Institution
Dept. of Electr. Eng., National Tsing Hua Univ., Hsinchu, Taiwan
fYear
2005
fDate
1-5 May 2005
Firstpage
201
Lastpage
206
Abstract
In this paper, we propose a new BIST-based approach for testing FPGA interconnect delay faults. The BIST architecture utilizes the regularity of an FPGA by implementing small test circuits repetitively over FPGA´s CLB arrays. Each test circuit targets a specific path and determine conformance of the path delay according to a test clock. With the target path configured as a loop back in the test circuit, test accuracy of the path delay can be increased with reduced effects from skews of the test clocks. Thus, this BIST has a higher delay fault coverage, since it is not necessary to apply guard bands for skews in test mode.
Keywords
built-in self test; clocks; fault diagnosis; field programmable gate arrays; integrated circuit interconnections; integrated circuit testing; BIST architecture; FPGA CLB arrays; FPGA interconnect delay fault testing; guard bands; path delay conformance; target path configuration; test circuit; test clock skew; Built-in self-test; Circuit faults; Circuit testing; Clocks; Delay effects; Field programmable gate arrays; Integrated circuit interconnections; Logic testing; Routing; Very large scale integration;
fLanguage
English
Publisher
ieee
Conference_Titel
VLSI Test Symposium, 2005. Proceedings. 23rd IEEE
ISSN
1093-0167
Print_ISBN
0-7695-2314-5
Type
conf
DOI
10.1109/VTS.2005.5
Filename
1443423
Link To Document