DocumentCode :
3387341
Title :
Interconnect parasitic extraction in the digital IC design methodology
Author :
Kamon, M. ; McCormick, S. ; Shepard, K.
Author_Institution :
Microcosm Technol. Inc., Cambridge, MA, USA
fYear :
1999
fDate :
7-11 Nov. 1999
Firstpage :
223
Lastpage :
230
Abstract :
Accurate interconnect analysis has become essential not only for post-layout verification but also for synthesis. This tutorial explores interconnect analysis and extraction methodology on three levels: coarse extraction to guide synthesis, detailed extraction for full-chip analysis, and full 3D analysis for critical nets. We will also describe the electrical issues caused by parasitics and how they have, and will be, influenced by changing technology. The importance of model order reduction will be described as well as methodologies at the synthesis stage for avoiding parasitic problems.
Keywords :
circuit CAD; digital integrated circuits; integrated circuit design; integrated circuit interconnections; coarse extraction; detailed extraction; digital IC design; interconnect analysis; parasitics; post-layout verification; synthesis; Design methodology; Digital integrated circuits; Inductance; Integrated circuit interconnections; Integrated circuit modeling; Integrated circuit synthesis; Process design; RLC circuits; Signal analysis; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1999. Digest of Technical Papers. 1999 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
ISSN :
1092-3152
Print_ISBN :
0-7803-5832-5
Type :
conf
DOI :
10.1109/ICCAD.1999.810653
Filename :
810653
Link To Document :
بازگشت