Title :
What is the cost of delay insensitivity?
Author :
Saito, H. ; Kondratyev, A. ; Cortadella, J. ; Labagno, L. ; Yakovlev, A.
Author_Institution :
Aizu Univ., Japan
Abstract :
Deep submicron technology calls for new design techniques, in which wire and gate delays are accounted to have equal or nearly equal effect on circuit behaviour. Asynchronous speed-independent (SI) circuits, whose behaviour is only robust to gate delay variations, may be too optimistic. On the other hand, building circuits totally delay-insensitive (DI), for both gates and wires, is impractical. The paper presents an approach for automated synthesis of globally DI and locally SI circuits. It is based on order relaxation, a simple graphical transformation of a circuit´s behavioural specification, for which the Signal Transition Graph, an interpreted Petri net, is used. The method is successfully tested on a set of benchmarks and a realistic design example. It proves effective showing average cost of DI interfacing at about 40% for area and 20% for speed.
Keywords :
Petri nets; delays; logic CAD; logic gates; Petri net; Signal Transition Graph; asynchronous speed-independent circuits; behavioural specification; benchmarks; deep submicron technology; delay insensitivity; gate delays; graphical transformation; order relaxation; wire delays; Automatic control; Buildings; Circuit synthesis; Clocks; Communication system control; Costs; Delay effects; Robustness; Timing; Wire;
Conference_Titel :
Computer-Aided Design, 1999. Digest of Technical Papers. 1999 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
Print_ISBN :
0-7803-5832-5
DOI :
10.1109/ICCAD.1999.810668