DocumentCode :
3387789
Title :
Synthesis of low power CED circuits based on parity codes
Author :
Ghosh, Shalini ; Touba, Nur A. ; Basu, Sugato
Author_Institution :
Dept. of Electr. & Comput. Eng., Texas Univ., Austin, TX, USA
fYear :
2005
fDate :
1-5 May 2005
Firstpage :
315
Lastpage :
320
Abstract :
An automated design procedure is described for synthesizing circuits with low power concurrent error detection. It is based on pre-synthesis selection of a parity-check code followed by structure constrained logic optimization that produces a circuit in which all single point faults are guaranteed to be detected. Two new contributions over previous work include (1) the use of a k-way partitioning algorithm combined with local search to select a parity-check code, and (2) a methodology for minimizing power consumption in the CED circuitry. Results indicate significant reductions in area overhead due to the new code selection procedure as well as the ability to find low power implementations for use in power conscious applications.
Keywords :
circuit optimisation; error detection codes; integrated circuit design; logic partitioning; low-power electronics; parity check codes; area overhead reduction; automated design; code selection; concurrent error detection; constrained logic optimization; k-way partitioning algorithm; low power CED circuits; low power error detection; parity-check code; power conscious applications; Circuit faults; Circuit synthesis; Concurrent computing; Design engineering; Electrical fault detection; Fault detection; Logic circuits; Parity check codes; Power engineering and energy; Power engineering computing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2005. Proceedings. 23rd IEEE
ISSN :
1093-0167
Print_ISBN :
0-7695-2314-5
Type :
conf
DOI :
10.1109/VTS.2005.80
Filename :
1443443
Link To Document :
بازگشت