Title :
A new low-power high-speed single-clock-cycle binary comparator
Author :
Frustaci, Fabio ; Perri, Stefania ; Lanuzza, Marco ; Corsonello, Pasquale
Author_Institution :
Dept. of Electron., Comput. Sci. & Syst., Univ. of Calabria Rende (CS), Rende, Italy
fDate :
May 30 2010-June 2 2010
Abstract :
This paper presents a new ultra-low power high-speed single-clock-cycle binary comparator. It is based on a novel parallel-prefix algorithm which drastically reduces the switching activity of the internal nodes of the circuit. When implemented by using the ST 90nm-1V technology, the proposed 64-bit comparator exhibits an energy dissipation of only 0.77μW/MHz and a delay of 258ps. With respect to a recently published low-power high-speed parallel-prefix adder, the proposed design shows an energy dissipation reduction of 23% and a speed improvement of 7%.
Keywords :
adders; clocks; comparators (circuits); high-speed integrated circuits; low-power electronics; ST technology; low-power high-speed parallel-prefix adder; low-power high-speed single-clock-cycle binary comparator; parallel-prefix algorithm; size 90 nm; time 258 ps; voltage 1 V; word length 64 bit; Adders; Clocks; Computer architecture; Computer science; Delay; Energy consumption; Energy dissipation; Logic; Switching circuits; Throughput;
Conference_Titel :
Circuits and Systems (ISCAS), Proceedings of 2010 IEEE International Symposium on
Conference_Location :
Paris
Print_ISBN :
978-1-4244-5308-5
Electronic_ISBN :
978-1-4244-5309-2
DOI :
10.1109/ISCAS.2010.5537827