DocumentCode :
3388124
Title :
Reconfigurable multicore architecture for power flow calculation
Author :
Cunningham, Kevin ; Nagvajara, Prawat ; Johnson, Jamie
Author_Institution :
Electr. & Comput. Eng., Drexel Univ., Philadelphia, PA, USA
fYear :
2011
fDate :
4-6 Aug. 2011
Firstpage :
1
Lastpage :
7
Abstract :
This paper investigates the advantages of using multicore architectures, comprising high-performance processors and reconfigurable cores, for sparse Lower-Upper (LU) triangular decomposition, used in power flow calculations and contingency analysis. The proposed architecture combines a general-purpose processor with a custom row-reduction accelerator, sending streams of data to the accelerator through the use of a direct memory access module. The simple accelerator provides a speedup of 1.29X over existing high-performance sparse LU software on power system applications. As architectures with tightly-coupled processor cores and reconfigurable cores start to appear on the market, techniques presented in this paper provide a simple way to improve performance in important computations, such as those needed for power system analysis.
Keywords :
multiprocessing systems; power engineering computing; contingency analysis; general purpose processor; high performance processors; power flow calculation; power system analysis; reconfigurable multicore architecture; row reduction accelerator; sparse lower-upper triangular decomposition; Acceleration; Field programmable gate arrays; Hardware; Matrix decomposition; Multicore processing; Random access memory; Software; LU decomposition; high-performance power flow computation; reconfigurable computing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
North American Power Symposium (NAPS), 2011
Conference_Location :
Boston, MA
Print_ISBN :
978-1-4577-0417-8
Electronic_ISBN :
978-1-4577-0418-5
Type :
conf
DOI :
10.1109/NAPS.2011.6025179
Filename :
6025179
Link To Document :
بازگشت