DocumentCode :
3388601
Title :
Copy detection for intellectual property protection of VLSI designs
Author :
Kahng, A.B. ; Kirovski, D. ; Mantik, S. ; Potkonjak, M. ; Wong, J.L.
Author_Institution :
Dept. of Comput. Sci., California Univ., Los Angeles, CA, USA
fYear :
1999
fDate :
7-11 Nov. 1999
Firstpage :
600
Lastpage :
604
Abstract :
We give the first study of copy detection techniques for VLSI CAD applications; these techniques are complementary to previous watermarking-based IP protection methods in finding and proving improper use of design IP. After reviewing related literature (notably in the text processing domain), we propose a generic methodology for copy detection based on determining basic elements within structural representations of solutions (IPs), calculating (context-independent) signatures for such elements, and performing fast comparisons to identify potential violators of IP rights. We give example implementations of this methodology in the domains of scheduling, graph coloring and gate-level layout; experimental results show the effectiveness of our copy detection schemes as well as the low overhead of implementation. We remark on open research areas, notably the potentially deep and complementary interaction between watermarking and copy detection.
Keywords :
VLSI; circuit CAD; graph colouring; industrial property; VLSI CAD; VLSI designs; copy detection; gate-level layout; generic methodology; graph coloring; intellectual property protection; scheduling; structural representations; Application software; Computer science; Design automation; Intellectual property; Job shop scheduling; Libraries; Protection; Text processing; Very large scale integration; Watermarking;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1999. Digest of Technical Papers. 1999 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
ISSN :
1092-3152
Print_ISBN :
0-7803-5832-5
Type :
conf
DOI :
10.1109/ICCAD.1999.810718
Filename :
810718
Link To Document :
بازگشت