DocumentCode :
3389704
Title :
An input control technique for power reduction in scan circuits during test application
Author :
Huang, Tsung-Chu ; Lee, Kuen-Jong
Author_Institution :
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
fYear :
1999
fDate :
1999
Firstpage :
315
Lastpage :
320
Abstract :
This paper proposes a novel technique to minimize the switching activity of full-scan circuits during test application. The basic idea is to identify an input control pattern for a full-scan circuit such that by applying the pattern to the primary inputs of the circuit during the scan operation, the switching activity in the combinational part can be minimized or even eliminated. A D-algorithm-like pattern generator is developed to generate the control pattern. This input control technique can be utilized together with the existing vector ordering or latch ordering techniques. Experimental results show that the vector ordering and the latch ordering techniques can achieve about 19.29% of average improvement, while 29.28% average improvement can be achieved if the input control technique is employed before the vector ordering and the latch ordering techniques
Keywords :
CMOS logic circuits; automatic test pattern generation; boundary scan testing; integrated circuit testing; logic testing; ATPG; D-algorithm-like pattern generator; combinational part; full-scan circuits; input control pattern identification; input control technique; latch ordering techniques; power reduction; scan circuit testing; switching activity; test application; vector ordering techniques; Circuit testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 1999. (ATS '99) Proceedings. Eighth Asian
Conference_Location :
Shanghai
ISSN :
1081-7735
Print_ISBN :
0-7695-0315-2
Type :
conf
DOI :
10.1109/ATS.1999.810769
Filename :
810769
Link To Document :
بازگشت