DocumentCode :
3389778
Title :
An all-digital PLL with a first order noise shaping Time-to-Digital Converter
Author :
Brandonisio, Francesco ; Maloberti, Franco
Author_Institution :
Tyndall Nat. Inst., Univ. Coll. Cork, Cork, Ireland
fYear :
2010
fDate :
May 30 2010-June 2 2010
Firstpage :
241
Lastpage :
244
Abstract :
This paper presents an All Digital PLL (ADPLL) based on a first order noise shaping Time-to-Digital Converter (TDC). The architectures of two state-of-art ADPLLs and a state-of-art Gated Ring Oscillator (GRO) TDC are described. The architecture of the GRO TDC is compared with that of the proposed Local Oscillator based TDC (LO TDC) in terms of spectral performance. Behavioral Verilog-AMS models of the LO, exact LO, and exact GRO TDCs are described briefly. Finally, the Verilog-AMS models of three ADPLLs, including the TDC models, are compared by means of simulations.
Keywords :
digital phase locked loops; hardware description languages; oscillators; Verilog-AMS model; all-digital PLL; first order noise shaping time-to-digital converter; gated ring oscillator; Clocks; Counting circuits; Frequency measurement; Frequency synthesizers; Hardware design languages; Noise shaping; Phase locked loops; Phase measurement; Semiconductor device modeling; Signal generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), Proceedings of 2010 IEEE International Symposium on
Conference_Location :
Paris
Print_ISBN :
978-1-4244-5308-5
Electronic_ISBN :
978-1-4244-5309-2
Type :
conf
DOI :
10.1109/ISCAS.2010.5537928
Filename :
5537928
Link To Document :
بازگشت